2018-02-04 23:08:20 +00:00
|
|
|
using ChocolArm64.Decoder;
|
|
|
|
using ChocolArm64.State;
|
|
|
|
using ChocolArm64.Translation;
|
|
|
|
using System;
|
|
|
|
using System.Reflection;
|
|
|
|
using System.Reflection.Emit;
|
|
|
|
|
|
|
|
using static ChocolArm64.Instruction.AInstEmitMemoryHelper;
|
|
|
|
|
|
|
|
namespace ChocolArm64.Instruction
|
|
|
|
{
|
|
|
|
static partial class AInstEmit
|
|
|
|
{
|
|
|
|
public static void Add_V(AILEmitterCtx Context) => EmitVectorBinaryZx(Context, OpCodes.Add);
|
|
|
|
|
|
|
|
public static void Addp_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdReg Op = (AOpCodeSimdReg)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdvec(Op.Rm);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Addp64),
|
|
|
|
nameof(ASoftFallback.Addp128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Addv_V(AILEmitterCtx Context) => EmitVectorAddv(Context);
|
|
|
|
|
|
|
|
public static void And_V(AILEmitterCtx Context) => EmitVectorBinaryZx(Context, OpCodes.And);
|
|
|
|
|
|
|
|
public static void Bic_V(AILEmitterCtx Context) => EmitVectorBic(Context);
|
|
|
|
public static void Bic_Vi(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdImm Op = (AOpCodeSimdImm)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rd);
|
|
|
|
Context.EmitLdc_I8(Op.Imm);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Bic_Vi64),
|
|
|
|
nameof(ASoftFallback.Bic_Vi128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Bsl_V(AILEmitterCtx Context) => EmitVectorBsl(Context);
|
|
|
|
|
|
|
|
public static void Cmeq_V(AILEmitterCtx Context) => EmitVectorCmp(Context, OpCodes.Beq_S);
|
|
|
|
public static void Cmge_V(AILEmitterCtx Context) => EmitVectorCmp(Context, OpCodes.Bge_S);
|
|
|
|
public static void Cmgt_V(AILEmitterCtx Context) => EmitVectorCmp(Context, OpCodes.Bgt_S);
|
|
|
|
public static void Cmhi_V(AILEmitterCtx Context) => EmitVectorCmp(Context, OpCodes.Bgt_Un_S);
|
|
|
|
public static void Cmhs_V(AILEmitterCtx Context) => EmitVectorCmp(Context, OpCodes.Bge_Un_S);
|
|
|
|
public static void Cmle_V(AILEmitterCtx Context) => EmitVectorCmp(Context, OpCodes.Ble_S);
|
|
|
|
public static void Cmlt_V(AILEmitterCtx Context) => EmitVectorCmp(Context, OpCodes.Blt_S);
|
|
|
|
|
|
|
|
public static void Cnt_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Cnt64),
|
|
|
|
nameof(ASoftFallback.Cnt128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Dup_Gp(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdIns Op = (AOpCodeSimdIns)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdintzr(Op.Rn);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Dup_Gp64),
|
|
|
|
nameof(ASoftFallback.Dup_Gp128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Dup_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdIns Op = (AOpCodeSimdIns)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdc_I4(Op.DstIndex);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Dup_V64),
|
|
|
|
nameof(ASoftFallback.Dup_V128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Eor_V(AILEmitterCtx Context) => EmitVectorBinaryZx(Context, OpCodes.Xor);
|
|
|
|
|
2018-02-09 20:14:47 +00:00
|
|
|
public static void Fadd_V(AILEmitterCtx Context) => EmitVectorBinaryFOp(Context, OpCodes.Add);
|
2018-02-04 23:08:20 +00:00
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
public static void Fcvtzs_V(AILEmitterCtx Context) => EmitVectorFcvts(Context);
|
|
|
|
public static void Fcvtzu_V(AILEmitterCtx Context) => EmitVectorFcvtu(Context);
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
public static void Fmla_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdReg Op = (AOpCodeSimdReg)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rd);
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdvec(Op.Rm);
|
|
|
|
Context.EmitLdc_I4(Op.SizeF);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Fmla64),
|
|
|
|
nameof(ASoftFallback.Fmla128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Fmla_Vs(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdRegElem Op = (AOpCodeSimdRegElem)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rd);
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdvec(Op.Rm);
|
|
|
|
Context.EmitLdc_I4(Op.Index);
|
|
|
|
Context.EmitLdc_I4(Op.SizeF);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Fmla_Ve64),
|
|
|
|
nameof(ASoftFallback.Fmla_Ve128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Fmov_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdImm Op = (AOpCodeSimdImm)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdc_I8(Op.Imm);
|
|
|
|
Context.EmitLdc_I4(Op.Size + 2);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Dup_Gp64),
|
|
|
|
nameof(ASoftFallback.Dup_Gp128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
2018-02-09 20:14:47 +00:00
|
|
|
public static void Fmul_V(AILEmitterCtx Context) => EmitVectorBinaryFOp(Context, OpCodes.Mul);
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
public static void Fmul_Vs(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdRegElem Op = (AOpCodeSimdRegElem)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdvec(Op.Rm);
|
|
|
|
Context.EmitLdc_I4(Op.Index);
|
|
|
|
Context.EmitLdc_I4(Op.SizeF);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Fmul_Ve64),
|
|
|
|
nameof(ASoftFallback.Fmul_Ve128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
2018-02-09 20:14:47 +00:00
|
|
|
public static void Fsub_V(AILEmitterCtx Context) => EmitVectorBinaryFOp(Context, OpCodes.Sub);
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
public static void Ins_Gp(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdIns Op = (AOpCodeSimdIns)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rd);
|
|
|
|
Context.EmitLdintzr(Op.Rn);
|
|
|
|
Context.EmitLdc_I4(Op.DstIndex);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.Ins_Gp));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ins_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdIns Op = (AOpCodeSimdIns)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rd);
|
2018-02-08 00:53:23 +00:00
|
|
|
Context.EmitLdvec(Op.Rn);
|
2018-02-04 23:08:20 +00:00
|
|
|
Context.EmitLdc_I4(Op.SrcIndex);
|
|
|
|
Context.EmitLdc_I4(Op.DstIndex);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.Ins_V));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
2018-02-09 03:26:20 +00:00
|
|
|
public static void Ld__Vms(AILEmitterCtx Context) => EmitSimdMemMs(Context, IsLoad: true);
|
|
|
|
public static void Ld__Vss(AILEmitterCtx Context) => EmitSimdMemSs(Context, IsLoad: true);
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
public static void Mla_V(AILEmitterCtx Context) => EmitVectorMla(Context);
|
|
|
|
|
|
|
|
public static void Movi_V(AILEmitterCtx Context) => EmitMovi_V(Context, false);
|
|
|
|
|
|
|
|
public static void Mul_V(AILEmitterCtx Context) => EmitVectorBinaryZx(Context, OpCodes.Mul);
|
|
|
|
|
|
|
|
public static void Mvni_V(AILEmitterCtx Context) => EmitMovi_V(Context, true);
|
|
|
|
|
|
|
|
private static void EmitMovi_V(AILEmitterCtx Context, bool Not)
|
|
|
|
{
|
|
|
|
AOpCodeSimdImm Op = (AOpCodeSimdImm)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdc_I8(Not ? ~Op.Imm : Op.Imm);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Dup_Gp64),
|
|
|
|
nameof(ASoftFallback.Dup_Gp128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Neg_V(AILEmitterCtx Context) => EmitVectorUnarySx(Context, OpCodes.Neg);
|
|
|
|
|
|
|
|
public static void Not_V(AILEmitterCtx Context) => EmitVectorUnaryZx(Context, OpCodes.Not);
|
|
|
|
|
|
|
|
public static void Orr_V(AILEmitterCtx Context) => EmitVectorBinaryZx(Context, OpCodes.Or);
|
|
|
|
|
|
|
|
public static void Orr_Vi(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdImm Op = (AOpCodeSimdImm)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rd);
|
|
|
|
Context.EmitLdc_I8(Op.Imm);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Orr_Vi64),
|
|
|
|
nameof(ASoftFallback.Orr_Vi128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Saddw_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdReg Op = (AOpCodeSimdReg)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdvec(Op.Rm);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Saddw),
|
|
|
|
nameof(ASoftFallback.Saddw2));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
public static void Scvtf_V(AILEmitterCtx Context) => EmitVectorScvtf(Context);
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
public static void Shl_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
2018-02-07 16:44:48 +00:00
|
|
|
EmitVectorImmBinaryZx(Context, OpCodes.Shl, Op.Imm - (8 << Op.Size));
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Smax_V(AILEmitterCtx Context) => EmitVectorSmax(Context);
|
|
|
|
public static void Smin_V(AILEmitterCtx Context) => EmitVectorSmin(Context);
|
|
|
|
|
2018-02-07 12:38:43 +00:00
|
|
|
public static void Sshl_V(AILEmitterCtx Context) => EmitVectorSshl(Context);
|
|
|
|
|
2018-02-04 23:08:20 +00:00
|
|
|
public static void Sshll_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdc_I4(Op.Imm - (8 << Op.Size));
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Sshll),
|
|
|
|
nameof(ASoftFallback.Sshll2));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sshr_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
2018-02-07 16:44:48 +00:00
|
|
|
EmitVectorImmBinarySx(Context, OpCodes.Shr, (8 << (Op.Size + 1)) - Op.Imm);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
2018-02-09 03:26:20 +00:00
|
|
|
public static void St__V(AILEmitterCtx Context) => EmitSimdMemMs(Context, IsLoad: false);
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
public static void Sub_V(AILEmitterCtx Context) => EmitVectorBinaryZx(Context, OpCodes.Sub);
|
|
|
|
|
|
|
|
public static void Tbl_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdTbl Op = (AOpCodeSimdTbl)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rm);
|
|
|
|
|
|
|
|
for (int Index = 0; Index < Op.Size; Index++)
|
|
|
|
{
|
|
|
|
Context.EmitLdvec((Op.Rn + Index) & 0x1f);
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (Op.Size)
|
|
|
|
{
|
|
|
|
case 1: ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Tbl1_V64),
|
|
|
|
nameof(ASoftFallback.Tbl1_V128)); break;
|
|
|
|
|
|
|
|
case 2: ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Tbl2_V64),
|
|
|
|
nameof(ASoftFallback.Tbl2_V128)); break;
|
|
|
|
|
|
|
|
case 3: ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Tbl3_V64),
|
|
|
|
nameof(ASoftFallback.Tbl3_V128)); break;
|
|
|
|
|
|
|
|
case 4: ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Tbl4_V64),
|
|
|
|
nameof(ASoftFallback.Tbl4_V128)); break;
|
|
|
|
|
|
|
|
default: throw new InvalidOperationException();
|
2018-02-12 03:37:20 +00:00
|
|
|
}
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Uaddlv_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Uaddlv64),
|
|
|
|
nameof(ASoftFallback.Uaddlv128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Uaddw_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdReg Op = (AOpCodeSimdReg)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdvec(Op.Rm);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Uaddw),
|
|
|
|
nameof(ASoftFallback.Uaddw2));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ucvtf_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
|
|
|
|
if (Op.Size == 0)
|
|
|
|
{
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.Ucvtf_V_F));
|
|
|
|
}
|
|
|
|
else if (Op.Size == 1)
|
|
|
|
{
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.Ucvtf_V_D));
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
throw new InvalidOperationException();
|
|
|
|
}
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Umov_S(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdIns Op = (AOpCodeSimdIns)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdc_I4(Op.DstIndex);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.ExtractVec));
|
|
|
|
|
|
|
|
Context.EmitStintzr(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ushl_V(AILEmitterCtx Context) => EmitVectorUshl(Context);
|
|
|
|
|
|
|
|
public static void Ushll_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdc_I4(Op.Imm - (8 << Op.Size));
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Ushll),
|
|
|
|
nameof(ASoftFallback.Ushll2));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ushr_V(AILEmitterCtx Context)
|
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorShr(Context, ShrFlags.None);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Usra_V(AILEmitterCtx Context)
|
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorShr(Context, ShrFlags.Accumulate);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Uzp1_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdReg Op = (AOpCodeSimdReg)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdvec(Op.Rm);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Uzp1_V64),
|
|
|
|
nameof(ASoftFallback.Uzp1_V128));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Xtn_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rn);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context,
|
|
|
|
nameof(ASoftFallback.Xtn),
|
|
|
|
nameof(ASoftFallback.Xtn2));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
2018-02-09 03:26:20 +00:00
|
|
|
private static void EmitSimdMemMs(AILEmitterCtx Context, bool IsLoad)
|
2018-02-04 23:08:20 +00:00
|
|
|
{
|
2018-02-09 03:26:20 +00:00
|
|
|
AOpCodeSimdMemMs Op = (AOpCodeSimdMemMs)Context.CurrOp;
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
int Offset = 0;
|
|
|
|
|
|
|
|
for (int Rep = 0; Rep < Op.Reps; Rep++)
|
|
|
|
for (int Elem = 0; Elem < Op.Elems; Elem++)
|
|
|
|
for (int SElem = 0; SElem < Op.SElems; SElem++)
|
|
|
|
{
|
|
|
|
int Rtt = (Op.Rt + Rep + SElem) & 0x1f;
|
|
|
|
|
|
|
|
if (IsLoad)
|
|
|
|
{
|
|
|
|
Context.EmitLdvec(Rtt);
|
|
|
|
Context.EmitLdc_I4(Elem);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
Context.EmitLdarg(ATranslatedSub.MemoryArgIdx);
|
|
|
|
Context.EmitLdint(Op.Rn);
|
|
|
|
Context.EmitLdc_I8(Offset);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
|
|
|
|
EmitReadZxCall(Context, Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.InsertVec));
|
|
|
|
|
|
|
|
Context.EmitStvec(Rtt);
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64 && Elem == Op.Elems - 1)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Rtt);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
Context.EmitLdarg(ATranslatedSub.MemoryArgIdx);
|
|
|
|
Context.EmitLdint(Op.Rn);
|
|
|
|
Context.EmitLdc_I8(Offset);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
|
|
|
|
Context.EmitLdvec(Rtt);
|
|
|
|
Context.EmitLdc_I4(Elem);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.ExtractVec));
|
|
|
|
|
|
|
|
EmitWriteCall(Context, Op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
Offset += 1 << Op.Size;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.WBack)
|
|
|
|
{
|
|
|
|
Context.EmitLdint(Op.Rn);
|
|
|
|
|
|
|
|
if (Op.Rm != ARegisters.ZRIndex)
|
|
|
|
{
|
|
|
|
Context.EmitLdint(Op.Rm);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
Context.EmitLdc_I8(Offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
|
|
|
|
Context.EmitStint(Op.Rn);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-09 03:26:20 +00:00
|
|
|
private static void EmitSimdMemSs(AILEmitterCtx Context, bool IsLoad)
|
|
|
|
{
|
|
|
|
AOpCodeSimdMemSs Op = (AOpCodeSimdMemSs)Context.CurrOp;
|
|
|
|
|
|
|
|
//TODO: Replicate mode.
|
|
|
|
|
|
|
|
int Offset = 0;
|
|
|
|
|
|
|
|
for (int SElem = 0; SElem < Op.SElems; SElem++)
|
|
|
|
{
|
|
|
|
int Rt = (Op.Rt + SElem) & 0x1f;
|
|
|
|
|
|
|
|
if (IsLoad)
|
|
|
|
{
|
|
|
|
Context.EmitLdvec(Rt);
|
|
|
|
Context.EmitLdc_I4(Op.Index);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
Context.EmitLdarg(ATranslatedSub.MemoryArgIdx);
|
|
|
|
Context.EmitLdint(Op.Rn);
|
|
|
|
Context.EmitLdc_I8(Offset);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
|
|
|
|
EmitReadZxCall(Context, Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.InsertVec));
|
|
|
|
|
|
|
|
Context.EmitStvec(Rt);
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Rt);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
Context.EmitLdarg(ATranslatedSub.MemoryArgIdx);
|
|
|
|
Context.EmitLdint(Op.Rn);
|
|
|
|
Context.EmitLdc_I8(Offset);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
|
|
|
|
Context.EmitLdvec(Rt);
|
|
|
|
Context.EmitLdc_I4(Op.Index);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.ExtractVec));
|
|
|
|
|
|
|
|
EmitWriteCall(Context, Op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
Offset += 1 << Op.Size;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.WBack)
|
|
|
|
{
|
|
|
|
Context.EmitLdint(Op.Rn);
|
|
|
|
|
|
|
|
if (Op.Rm != ARegisters.ZRIndex)
|
|
|
|
{
|
|
|
|
Context.EmitLdint(Op.Rm);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
Context.EmitLdc_I8(Offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
|
|
|
|
Context.EmitStint(Op.Rn);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-04 23:08:20 +00:00
|
|
|
private static void EmitVectorAddv(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
|
|
|
|
|
|
|
int Bytes = Context.CurrOp.GetBitsCount() >> 3;
|
|
|
|
|
|
|
|
EmitVectorZeroLower(Context, Op.Rd);
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
|
|
|
|
Context.EmitLdvec(Op.Rd);
|
|
|
|
Context.EmitLdc_I4(0);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorExtractZx(Context, Op.Rn, 0, Op.Size);
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
for (int Index = 1; Index < (Bytes >> Op.Size); Index++)
|
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorExtractZx(Context, Op.Rn, Op.Size, Index);
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
}
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.InsertVec));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorBic(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitVectorBinaryZx(Context, () =>
|
|
|
|
{
|
|
|
|
Context.Emit(OpCodes.Not);
|
|
|
|
Context.Emit(OpCodes.And);
|
|
|
|
});
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorBsl(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitVectorTernaryZx(Context, () =>
|
|
|
|
{
|
|
|
|
Context.EmitSttmp();
|
|
|
|
Context.EmitLdtmp();
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Xor);
|
|
|
|
Context.Emit(OpCodes.And);
|
|
|
|
|
|
|
|
Context.EmitLdtmp();
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Xor);
|
|
|
|
});
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorMla(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitVectorTernaryZx(Context, () =>
|
|
|
|
{
|
|
|
|
Context.Emit(OpCodes.Mul);
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
});
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorSmax(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
Type[] Types = new Type[] { typeof(long), typeof(long) };
|
|
|
|
|
|
|
|
MethodInfo MthdInfo = typeof(Math).GetMethod(nameof(Math.Max), Types);
|
|
|
|
|
|
|
|
EmitVectorBinarySx(Context, () => Context.EmitCall(MthdInfo));
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorSmin(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
Type[] Types = new Type[] { typeof(long), typeof(long) };
|
|
|
|
|
|
|
|
MethodInfo MthdInfo = typeof(Math).GetMethod(nameof(Math.Min), Types);
|
|
|
|
|
|
|
|
EmitVectorBinarySx(Context, () => Context.EmitCall(MthdInfo));
|
|
|
|
}
|
|
|
|
|
2018-02-07 12:38:43 +00:00
|
|
|
private static void EmitVectorSshl(AILEmitterCtx Context) => EmitVectorShl(Context, true);
|
|
|
|
private static void EmitVectorUshl(AILEmitterCtx Context) => EmitVectorShl(Context, false);
|
|
|
|
|
|
|
|
private static void EmitVectorShl(AILEmitterCtx Context, bool Signed)
|
2018-02-04 23:08:20 +00:00
|
|
|
{
|
|
|
|
//This instruction shifts the value on vector A by the number of bits
|
|
|
|
//specified on the signed, lower 8 bits of vector B. If the shift value
|
|
|
|
//is greater or equal to the data size of each lane, then the result is zero.
|
|
|
|
//Additionally, negative shifts produces right shifts by the negated shift value.
|
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
|
|
|
|
|
|
|
int MaxShift = 8 << Op.Size;
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
Action Emit = () =>
|
2018-02-04 23:08:20 +00:00
|
|
|
{
|
|
|
|
AILLabel LblShl = new AILLabel();
|
|
|
|
AILLabel LblZero = new AILLabel();
|
|
|
|
AILLabel LblEnd = new AILLabel();
|
|
|
|
|
|
|
|
void EmitShift(OpCode ILOp)
|
|
|
|
{
|
|
|
|
Context.Emit(OpCodes.Dup);
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(MaxShift);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Bge_S, LblZero);
|
|
|
|
Context.Emit(ILOp);
|
|
|
|
Context.Emit(OpCodes.Br_S, LblEnd);
|
|
|
|
}
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Conv_I1);
|
|
|
|
Context.Emit(OpCodes.Dup);
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(0);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Bge_S, LblShl);
|
|
|
|
Context.Emit(OpCodes.Neg);
|
|
|
|
|
2018-02-07 12:38:43 +00:00
|
|
|
EmitShift(Signed
|
|
|
|
? OpCodes.Shr
|
|
|
|
: OpCodes.Shr_Un);
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
Context.MarkLabel(LblShl);
|
|
|
|
|
|
|
|
EmitShift(OpCodes.Shl);
|
|
|
|
|
|
|
|
Context.MarkLabel(LblZero);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Pop);
|
|
|
|
Context.Emit(OpCodes.Pop);
|
|
|
|
|
|
|
|
Context.EmitLdc_I8(0);
|
|
|
|
|
|
|
|
Context.MarkLabel(LblEnd);
|
2018-02-12 03:37:20 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
if (Signed)
|
|
|
|
{
|
|
|
|
EmitVectorBinarySx(Context, Emit);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorBinaryZx(Context, Emit);
|
|
|
|
}
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
private enum ShrFlags
|
2018-02-09 20:14:47 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
None = 0,
|
|
|
|
Signed = 1 << 0,
|
|
|
|
Rounding = 1 << 1,
|
|
|
|
Accumulate = 1 << 2
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorShr(AILEmitterCtx Context, ShrFlags Flags)
|
|
|
|
{
|
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
int Shift = (8 << (Op.Size + 1)) - Op.Imm;
|
|
|
|
|
|
|
|
if (Flags.HasFlag(ShrFlags.Accumulate))
|
|
|
|
{
|
|
|
|
Action Emit = () =>
|
|
|
|
{
|
|
|
|
Context.EmitLdc_I4(Shift);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Shr_Un);
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
};
|
|
|
|
|
|
|
|
EmitVectorOp(Context, Emit, OperFlags.RdRn, Signed: false);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorUnaryZx(Context, () =>
|
|
|
|
{
|
|
|
|
Context.EmitLdc_I4(Shift);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Shr_Un);
|
|
|
|
});
|
|
|
|
}
|
2018-02-09 20:14:47 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
private static void EmitVectorFcvts(AILEmitterCtx Context)
|
2018-02-09 20:14:47 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorFcvtOp(Context, Signed: true);
|
2018-02-09 20:14:47 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
private static void EmitVectorFcvtu(AILEmitterCtx Context)
|
2018-02-09 20:14:47 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorFcvtOp(Context, Signed: false);
|
2018-02-09 20:14:47 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
private static void EmitVectorScvtf(AILEmitterCtx Context)
|
2018-02-09 20:14:47 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorCvtfOp(Context, Signed: true);
|
2018-02-09 20:14:47 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
private static void EmitVectorUcvtf(AILEmitterCtx Context)
|
2018-02-09 20:14:47 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorCvtfOp(Context, Signed: false);
|
2018-02-09 20:14:47 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
private static void EmitVectorFcvtOp(AILEmitterCtx Context, bool Signed)
|
2018-02-09 20:14:47 +00:00
|
|
|
{
|
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
|
|
|
|
|
|
|
int SizeF = Op.Size & 1;
|
|
|
|
int SizeI = SizeF + 2;
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
int FBits = GetFBits(Context);
|
|
|
|
|
|
|
|
int Bytes = Context.CurrOp.GetBitsCount() >> 3;
|
|
|
|
|
|
|
|
for (int Index = 0; Index < (Bytes >> SizeI); Index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractF(Context, Op.Rn, Index, SizeF);
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(FBits);
|
|
|
|
|
|
|
|
if (SizeF == 0)
|
|
|
|
{
|
|
|
|
ASoftFallback.EmitCall(Context, Signed
|
|
|
|
? nameof(ASoftFallback.SatSingleToInt32)
|
|
|
|
: nameof(ASoftFallback.SatSingleToUInt32));
|
|
|
|
}
|
|
|
|
else if (SizeF == 1)
|
|
|
|
{
|
|
|
|
ASoftFallback.EmitCall(Context, Signed
|
|
|
|
? nameof(ASoftFallback.SatDoubleToInt64)
|
|
|
|
: nameof(ASoftFallback.SatDoubleToUInt64));
|
|
|
|
}
|
2018-02-09 20:14:47 +00:00
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorInsert(Context, Op.Rd, Index, SizeI);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
2018-02-09 20:14:47 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
2018-02-09 20:14:47 +00:00
|
|
|
}
|
2018-02-12 03:37:20 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorCvtfOp(AILEmitterCtx Context, bool Signed)
|
|
|
|
{
|
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
|
|
|
|
|
|
|
int SizeF = Op.Size & 1;
|
|
|
|
int SizeI = SizeF + 2;
|
|
|
|
|
|
|
|
int FBits = GetFBits(Context);
|
2018-02-09 20:14:47 +00:00
|
|
|
|
|
|
|
int Bytes = Context.CurrOp.GetBitsCount() >> 3;
|
|
|
|
|
|
|
|
for (int Index = 0; Index < (Bytes >> SizeI); Index++)
|
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorExtract(Context, Op.Rn, Index, SizeI, Signed);
|
2018-02-09 20:14:47 +00:00
|
|
|
|
|
|
|
Context.EmitLdc_I4(FBits);
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
if (SizeF == 0)
|
2018-02-09 20:14:47 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
Context.Emit(OpCodes.Conv_I4);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, Signed
|
|
|
|
? nameof(ASoftFallback.Int32ToSingle)
|
|
|
|
: nameof(ASoftFallback.UInt32ToSingle));
|
2018-02-09 20:14:47 +00:00
|
|
|
}
|
2018-02-12 03:37:20 +00:00
|
|
|
else if (SizeF == 1)
|
2018-02-09 20:14:47 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
ASoftFallback.EmitCall(Context, Signed
|
|
|
|
? nameof(ASoftFallback.Int64ToDouble)
|
|
|
|
: nameof(ASoftFallback.UInt64ToDouble));
|
2018-02-09 20:14:47 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorInsertF(Context, Op.Rd, Index, SizeF);
|
2018-02-09 20:14:47 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
private static int GetFBits(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
if (Context.CurrOp is AOpCodeSimdShImm Op)
|
|
|
|
{
|
|
|
|
return (8 << (Op.Size + 1)) - Op.Imm;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-02-09 20:14:47 +00:00
|
|
|
private static void EmitVectorBinaryFOp(AILEmitterCtx Context, OpCode ILOp)
|
|
|
|
{
|
|
|
|
EmitVectorBinaryFOp(Context, () => Context.Emit(ILOp));
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorBinaryFOp(AILEmitterCtx Context, Action Emit)
|
|
|
|
{
|
|
|
|
AOpCodeSimdReg Op = (AOpCodeSimdReg)Context.CurrOp;
|
|
|
|
|
|
|
|
int SizeF = Op.Size & 1;
|
|
|
|
|
|
|
|
int Bytes = Context.CurrOp.GetBitsCount() >> 3;
|
|
|
|
|
|
|
|
for (int Index = 0; Index < (Bytes >> SizeF + 2); Index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractF(Context, Op.Rn, Index, SizeF);
|
|
|
|
EmitVectorExtractF(Context, Op.Rm, Index, SizeF);
|
|
|
|
|
|
|
|
Emit();
|
|
|
|
|
|
|
|
EmitVectorInsertF(Context, Op.Rd, Index, SizeF);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-04 23:08:20 +00:00
|
|
|
private static void EmitVectorUnarySx(AILEmitterCtx Context, OpCode ILOp)
|
|
|
|
{
|
|
|
|
EmitVectorUnarySx(Context, () => Context.Emit(ILOp));
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorUnaryZx(AILEmitterCtx Context, OpCode ILOp)
|
|
|
|
{
|
|
|
|
EmitVectorUnaryZx(Context, () => Context.Emit(ILOp));
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorBinaryZx(AILEmitterCtx Context, OpCode ILOp)
|
|
|
|
{
|
|
|
|
EmitVectorBinaryZx(Context, () => Context.Emit(ILOp));
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorUnarySx(AILEmitterCtx Context, Action Emit)
|
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorOp(Context, Emit, OperFlags.Rn, true);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorBinarySx(AILEmitterCtx Context, Action Emit)
|
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorOp(Context, Emit, OperFlags.RnRm, true);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorUnaryZx(AILEmitterCtx Context, Action Emit)
|
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorOp(Context, Emit, OperFlags.Rn, false);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorBinaryZx(AILEmitterCtx Context, Action Emit)
|
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorOp(Context, Emit, OperFlags.RnRm, false);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorTernaryZx(AILEmitterCtx Context, Action Emit)
|
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorOp(Context, Emit, OperFlags.RdRnRm, false);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
[Flags]
|
|
|
|
private enum OperFlags
|
2018-02-04 23:08:20 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
Rd = 1 << 0,
|
|
|
|
Rn = 1 << 1,
|
|
|
|
Rm = 1 << 2,
|
|
|
|
|
|
|
|
RnRm = Rn | Rm,
|
|
|
|
RdRn = Rd | Rn,
|
|
|
|
RdRnRm = Rd | Rn | Rm
|
|
|
|
}
|
2018-02-04 23:08:20 +00:00
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
private static void EmitVectorOp(AILEmitterCtx Context, Action Emit, OperFlags Opers, bool Signed)
|
|
|
|
{
|
2018-02-04 23:08:20 +00:00
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
|
|
|
|
|
|
|
int Bytes = Context.CurrOp.GetBitsCount() >> 3;
|
|
|
|
|
|
|
|
for (int Index = 0; Index < (Bytes >> Op.Size); Index++)
|
|
|
|
{
|
|
|
|
Context.EmitLdvec(Op.Rd);
|
|
|
|
Context.EmitLdc_I4(Index);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
if (Opers.HasFlag(OperFlags.Rd))
|
2018-02-04 23:08:20 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorExtract(Context, Op.Rd, Index, Op.Size, Signed);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
if (Opers.HasFlag(OperFlags.Rn))
|
2018-02-04 23:08:20 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorExtract(Context, Op.Rn, Index, Op.Size, Signed);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
if (Opers.HasFlag(OperFlags.Rm))
|
2018-02-04 23:08:20 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorExtract(Context, ((AOpCodeSimdReg)Op).Rm, Index, Op.Size, Signed);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
Emit();
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.InsertVec));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-07 16:44:48 +00:00
|
|
|
private static void EmitVectorImmBinarySx(AILEmitterCtx Context, OpCode ILOp, long Imm)
|
|
|
|
{
|
|
|
|
EmitVectorImmBinarySx(Context, () => Context.Emit(ILOp), Imm);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorImmBinaryZx(AILEmitterCtx Context, OpCode ILOp, long Imm)
|
|
|
|
{
|
|
|
|
EmitVectorImmBinaryZx(Context, () => Context.Emit(ILOp), Imm);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorImmBinarySx(AILEmitterCtx Context, Action Emit, long Imm)
|
|
|
|
{
|
|
|
|
EmitVectorImmBinaryOp(Context, Emit, Imm, true);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorImmBinaryZx(AILEmitterCtx Context, Action Emit, long Imm)
|
|
|
|
{
|
|
|
|
EmitVectorImmBinaryOp(Context, Emit, Imm, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorImmBinaryOp(AILEmitterCtx Context, Action Emit, long Imm, bool Signed)
|
|
|
|
{
|
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
int Bytes = Context.CurrOp.GetBitsCount() >> 3;
|
|
|
|
|
|
|
|
for (int Index = 0; Index < (Bytes >> Op.Size); Index++)
|
|
|
|
{
|
|
|
|
Context.EmitLdvec(Op.Rd);
|
|
|
|
Context.EmitLdc_I4(Index);
|
|
|
|
Context.EmitLdc_I4(Op.Size);
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorExtract(Context, Op.Rn, Index, Op.Size, Signed);
|
2018-02-07 16:44:48 +00:00
|
|
|
|
|
|
|
Context.EmitLdc_I8(Imm);
|
|
|
|
|
|
|
|
Emit();
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.InsertVec));
|
|
|
|
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-04 23:08:20 +00:00
|
|
|
private static void EmitVectorCmp(AILEmitterCtx Context, OpCode ILOp)
|
|
|
|
{
|
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
|
|
|
|
|
|
|
int Bytes = Context.CurrOp.GetBitsCount() >> 3;
|
|
|
|
|
|
|
|
ulong SzMask = ulong.MaxValue >> (64 - (8 << Op.Size));
|
|
|
|
|
|
|
|
for (int Index = 0; Index < (Bytes >> Op.Size); Index++)
|
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorExtractSx(Context, Op.Rn, Index, Op.Size);
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
if (Op is AOpCodeSimdReg BinOp)
|
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorExtractSx(Context, BinOp.Rm, Index, Op.Size);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
Context.EmitLdc_I8(0);
|
|
|
|
}
|
|
|
|
|
|
|
|
AILLabel LblTrue = new AILLabel();
|
|
|
|
AILLabel LblEnd = new AILLabel();
|
|
|
|
|
|
|
|
Context.Emit(ILOp, LblTrue);
|
|
|
|
|
|
|
|
EmitVectorInsert(Context, Op.Rd, Index, Op.Size, 0);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Br_S, LblEnd);
|
|
|
|
|
|
|
|
Context.MarkLabel(LblTrue);
|
|
|
|
|
|
|
|
EmitVectorInsert(Context, Op.Rd, Index, Op.Size, (long)SzMask);
|
|
|
|
|
|
|
|
Context.MarkLabel(LblEnd);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-09 20:14:47 +00:00
|
|
|
private static void EmitVectorExtractF(AILEmitterCtx Context, int Reg, int Index, int Size)
|
|
|
|
{
|
|
|
|
Context.EmitLdvec(Reg);
|
|
|
|
Context.EmitLdc_I4(Index);
|
|
|
|
|
|
|
|
if (Size == 0)
|
|
|
|
{
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.VectorExtractSingle));
|
|
|
|
}
|
|
|
|
else if (Size == 1)
|
|
|
|
{
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.VectorExtractDouble));
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
throw new ArgumentOutOfRangeException(nameof(Size));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
private static void EmitVectorExtractSx(AILEmitterCtx Context, int Reg, int Index, int Size)
|
2018-02-04 23:08:20 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorExtract(Context, Reg, Index, Size, true);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
private static void EmitVectorExtractZx(AILEmitterCtx Context, int Reg, int Index, int Size)
|
2018-02-04 23:08:20 +00:00
|
|
|
{
|
2018-02-12 03:37:20 +00:00
|
|
|
EmitVectorExtract(Context, Reg, Index, Size, false);
|
2018-02-04 23:08:20 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
private static void EmitVectorExtract(AILEmitterCtx Context, int Reg, int Index, int Size, bool Signed)
|
2018-02-04 23:08:20 +00:00
|
|
|
{
|
2018-02-07 16:44:48 +00:00
|
|
|
IAOpCodeSimd Op = (IAOpCodeSimd)Context.CurrOp;
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
Context.EmitLdvec(Reg);
|
|
|
|
Context.EmitLdc_I4(Index);
|
2018-02-12 03:37:20 +00:00
|
|
|
Context.EmitLdc_I4(Size);
|
2018-02-04 23:08:20 +00:00
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, Signed
|
|
|
|
? nameof(ASoftFallback.ExtractSVec)
|
|
|
|
: nameof(ASoftFallback.ExtractVec));
|
|
|
|
}
|
|
|
|
|
2018-02-12 03:37:20 +00:00
|
|
|
private static void EmitVectorZeroLower(AILEmitterCtx Context, int Rd)
|
|
|
|
{
|
|
|
|
EmitVectorInsert(Context, Rd, 0, 3, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorZeroUpper(AILEmitterCtx Context, int Rd)
|
|
|
|
{
|
|
|
|
EmitVectorInsert(Context, Rd, 1, 3, 0);
|
|
|
|
}
|
|
|
|
|
2018-02-09 20:14:47 +00:00
|
|
|
private static void EmitVectorInsertF(AILEmitterCtx Context, int Reg, int Index, int Size)
|
|
|
|
{
|
|
|
|
Context.EmitLdvec(Reg);
|
|
|
|
Context.EmitLdc_I4(Index);
|
|
|
|
|
|
|
|
if (Size == 0)
|
|
|
|
{
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.VectorInsertSingle));
|
|
|
|
}
|
|
|
|
else if (Size == 1)
|
|
|
|
{
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.VectorInsertDouble));
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
throw new ArgumentOutOfRangeException(nameof(Size));
|
|
|
|
}
|
|
|
|
|
|
|
|
Context.EmitStvec(Reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorInsert(AILEmitterCtx Context, int Reg, int Index, int Size)
|
|
|
|
{
|
|
|
|
Context.EmitLdvec(Reg);
|
|
|
|
Context.EmitLdc_I4(Index);
|
|
|
|
Context.EmitLdc_I4(Size);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.VectorInsertInt));
|
|
|
|
|
|
|
|
Context.EmitStvec(Reg);
|
|
|
|
}
|
|
|
|
|
2018-02-04 23:08:20 +00:00
|
|
|
private static void EmitVectorInsert(AILEmitterCtx Context, int Reg, int Index, int Size, long Value)
|
|
|
|
{
|
|
|
|
Context.EmitLdvec(Reg);
|
|
|
|
Context.EmitLdc_I4(Index);
|
|
|
|
Context.EmitLdc_I4(Size);
|
|
|
|
Context.EmitLdc_I8(Value);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, nameof(ASoftFallback.InsertVec));
|
|
|
|
|
|
|
|
Context.EmitStvec(Reg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|